Part Number Hot Search : 
TLOE1005 1205SH30 BD87A29 MAX1620 B39212B T2222 16LF648A 4042B
Product Description
Full Text Search
 

To Download X9429WS16IZ-27 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 (R)
X9429
Low Noise/Low Power/2-Wire Bus
Data Sheet October 19, 2005 FN8248.2
Single Digitally Controlled Potentiometer (XDCPTM)
FEATURES * Single Voltage Potentiometer * 64 Resistor Taps * 2-wire Serial Interface for Write, Read, and Transfer Operations of the Potentiometer * Wiper Resistance, 150 Typical at 5V * Non-Volatile Storage of Multiple Wiper Positions * Power-on Recall. Loads Saved Wiper Position on Power-up. * Standby Current < 5A Max * VCC : 2.7V to 5.5V Operation * 2.5k, 10k Total Pot Resistance * Endurance: 100, 000 Data Changes per Bit per Register * 100 yr. Data Retention * 14 Ld TSSOP, 16 Ld SOIC * Low Power CMOS * Pb-Free Plus Anneal Available (RoHS Compliant) BLOCK DIAGRAM
DESCRIPTION The X9429 integrates a single digitally controlled potentiometer (XDCP) on a monolithic CMOS integrated circuit. The digital controlled potentiometer is implemented using 63 resistive elements in a series array. Between each element are tap points connected to the wiper terminal through switches. The position of the wiper on the array is controlled by the user through the 2-wire bus interface. The potentiometer has associated with it a volatile Wiper Counter Register (WCR) and a four non-volatile Data Registers that can be directly written to and read by the user. The contents of the WCR controls the position of the wiper on the resistor array though the switches. Powerup recalls the contents of the default data register (DR0) to the WCR. The XDCP can be used as a three-terminal potentiometer or as a two terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing.
VCC
VH/RH
address data status 2-wire bus interface
write read transfer inc / dec
Bus Interface & Control
Power-on Recall Wiper Counter Register (WCR) Data Registers 4 Bytes
wiper
10k 64-taps POT
control
VSS
VL/RL
VW/RW
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc. XDCP is a trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2005. All Rights Reserved All other trademarks mentioned are the property of their respective owners.
X9429 Ordering Information
PART NUMBER X9429WS16* X9429WS16Z* (Note) X9429WS16I* X9429WS16IZ* (Note) X9429WV14* X9429WV14Z* (Note) X9429WV14IZ* (Note) X9429WV14I* X9429YS16* X9429YS16Z* (Note) X9429YS16I* X9429YS16IZ* (Note) X9429YV14* X9429YV14Z* (Note) X9429YV14I* X9429YV14IZ* (Note) X9429WS16-2.7* X9429WS16Z-2.7* (Note) X9429WS16I-2.7* PART MARKING X9429WS X9429WS Z X9429WS I X9429WS Z I X9429WV X9429WV Z X9429WV Z I X9429WV I X9429YS X9429YS Z X9429YS I X9429YS Z I X9429YV X9429YV Z X9429YV I X9429YV Z I X9429WS F X9429WS Z F X9429WS G 2.7 to 5.5 10 2.5 VCC LIMITS (V) 5 10% POTENTIOMETER ORGANIZATION (k) TEMP RANGE (C) 10 0 to 70 0 to 70 -40 to 85 -40 to 85 0 to 70 0 to 70 -40 to 85 -40 to 85 0 to 70 0 to 70 -40 to 85 -40 to 85 0 to 70 0 to 70 -40 to 85 -40 to 85 0 to 70 0 to 70 -40 to 85 -40 to 85 0 to 70 0 to 70 -40 to 85 -40 to 85 2.5 0 to 70 0 to 70 -40 to 85 -40 to 85 0 to 70 0 to 70 -40 to 85 -40 to 85 PACKAGE 16 Ld SOIC (300 mil) 16 Ld SOIC (300 mil) (Pb-free) 16 Ld SOIC (300 mil) 16 Ld SOIC (300 mil) (Pb-free) 14 Ld TSSOP (4.4mm) 14 Ld TSSOP (4.4mm) (Pb-free) 14 Ld TSSOP (4.4mm) (Pb-free) 14 Ld TSSOP (4.4mm) 16 Ld SOIC (300 mil) 16 Ld SOIC (300 mil) (Pb-free) 16 Ld SOIC (300 mil) 16 Ld SOIC (300 mil) (Pb-free) 14 Ld TSSOP (4.4mm) 14 Ld TSSOP (4.4mm) (Pb-free) 14 Ld TSSOP (4.4mm) 14 Ld TSSOP (4.4mm) (Pb-free) 16 Ld SOIC (300 mil) 16 Ld SOIC (300 mil) (Pb-free) 16 Ld SOIC (300 mil) 16 Ld SOIC (300 mil) (Pb-free) 14 Ld TSSOP (4.4mm) 14 Ld TSSOP (4.4mm) (Pb-free) 14 Ld TSSOP (4.4mm) 14 Ld TSSOP (4.4mm) (Pb-free) 16 Ld SOIC (300 mil) 16 Ld SOIC (300 mil) (Pb-free) 16 Ld SOIC (300 mil) 16 Ld SOIC (300 mil) (Pb-free) 14 Ld TSSOP (4.4mm) 14 Ld TSSOP (4.4mm) (Pb-free) 14 Ld TSSOP (4.4mm) 14 Ld TSSOP (4.4mm) (Pb-free)
X9429WS16IZ-2.7* (Note) X9429WS Z G X9429WV14-2.7* X9429WV14Z-2.7* (Note) X9429WV14I-2.7* X9429WV F X9429WV Z F X9429WV G
X9429WV14IZ-2.7* (Note) X9429WV Z G X9429YS16-2.7* X9429YS16Z-2.7* (Note) X9429YS16I-2.7* X9429YS16IZ-2.7* (Note) X9429YV14-2.7* X9429YV14Z-2.7* (Note) X9429YV14I-2.7* X9429YV14IZ-2.7* (Note) X9429YS F X9429YS Z F X9429YS G X9429YS Z G X9429YV F X9429YV Z F X9429YV G X9429YV Z G
*Add "T1" suffix for tape and reel. NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
2
FN8248.2 October 19, 2005
X9429
DETAILED FUNCTIONAL DIAGRAM
VCC
Power-on Recall
DR0 DR1
10k 64--taps
Control SCL SDA A3 A2 A0
WP
INTERFACE AND CONTROL CIRCUITRY
DR2 DR3
WIPER COUNTER REGISTER (WCR)
RH/VH
RL/VL RW/VW
DATA
VSS
CIRCUIT LEVEL APPLICATIONS * Vary the gain of a voltage amplifier * Provide programmable dc reference voltages for comparators and detectors * Control the volume in audio circuits * Trim out the offset voltage error in a voltage amplifier circuit * Set the output voltage of a voltage regulator * Trim the resistance in Wheatstone bridge circuits * Control the gain, characteristic frequency and Q-factor in filter circuits * Set the scale factor and zero point in sensor signal conditioning circuits * Vary the frequency and duty cycle of timer ICs * Vary the dc biasing of a pin diode attenuator in RF circuits * Provide a control variable (I, V, or R) in feedback circuits
SYSTEM LEVEL APPLICATIONS * Adjust the contrast in LCD displays * Control the power level of LED transmitters in communication systems * Set and regulate the DC biasing point in an RF power amplifier in wireless systems * Control the gain in audio and home entertainment systems * Provide the variable DC bias for tuners in RF wireless systems * Set the operating points in temperature control systems * Control the operating point for sensors in industrial systems * Trim offset and gain errors in artificial intelligent systems
3
FN8248.2 October 19, 2005
X9429
PIN CONFIGURATION
TSSOP NC NC NC A2 SCL SDA VSS 1 2 3 4 5 6 7 X9429 14 13 12 11 10 9 8 VCC RL/VL RH/VH RW/VW A3 A0 WP NC NC NC A2 SCL SDA NC VSS 1 2 3 4 5 6 7 8 X9429 SOIC 16 15 14 13 12 11 10 9 VCC NC RL/VL RH/VH RW/VW A3 A0 WP
PIN ASSIGNMENTS TSSOP pin
1 2 3 4 5 6 7 8 9 10 11 12 13 14
SOIC pin
1 2 3 4 5 6 8 9 10 11 12 13 14 16 15 7
Symbol
NC NC NC A2 SCL SDA VSS WP A0 A3 RW / V W R H / VH R L / VL VCC NC NC No Connect No Connect No Connect
Brief Description
Device Address for 2-wire bus. Serial Clock for 2-wire bus. Serial Data Input/Output for 2-wire bus. System Ground Hardware Write Protect Device Address for 2-wire bus. Device Address for 2-wire bus. Wiper Terminal of the Potentiometer. High Terminal of the Potentiometer. Low Terminal of the Potentiometer. System Supply Voltage No Connect No Connect
PIN DESCRIPTIONS Host Interface Pins Serial Clock (SCL) The SCL input is used to clock data into and out of the X9429. Serial Data (SDA) SDA is a bidirectional pin used to transfer data into and out of the device. It is an open drain output and may be wire-ORed with any number of open drain or open collector outputs. An open drain output requires the use of a pull-up resistor. For selecting typical values, refer to the guidelines for calculating typical values on the bus pull-up resistors graph.
Device Address (A0, A2, A3) The Address inputs are used to set the least significant 3 bits of the 8-bit slave address. A match in the slave address serial data stream must be made with the Address input in order to initiate communication with the X9429. A maximum of 8 devices may occupy the 2-wire serial bus. Potentiometer Pins RH/VH, RL/VL The RH/VH and RL/VL inputs are equivalent to the terminal connections on either end of a mechanical potentiometer.
4
FN8248.2 October 19, 2005
X9429
RW/VW The wiper outputs are equivalent to the wiper output of a mechanical potentiometer. Hardware Write Protect Input WP The WP pin when low prevents nonvolatile writes to the Data Registers. PRINCIPLES OF OPERATION The X9429 is a highly integrated microcircuit incorporating a resistor array and its associated registers and counters and the serial interface logic providing direct communication between the host and the XDCP potentiometers. Serial Interface The X9429 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the X9429 will be considered a slave device in all applications. Clock and Data Conventions Data states on the SDA line can change only during SCL LOW periods (tLOW). SDA state changes during SCL HIGH are reserved for indicating start and stop conditions. Start Condition All commands to the X9429 are preceded by the start condition, which is a HIGH to LOW transition of SDA while SCL is HIGH (tHIGH). The X9429 continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition is met. Stop Condition All communications must be terminated by a stop condition, which is a LOW to HIGH transition of SDA while SCL is HIGH. Acknowledge Acknowledge is a software convention used to provide a positive handshake between the master and slave devices on the bus to indicate the successful receipt of data. The transmitting device, either the master or the slave, will release the SDA bus after transmitting eight bits. The master generates a ninth clock cycle and during this period the receiver pulls the SDA line LOW to acknowledge that it successfully received the eight bits of data. The X9429 will respond with an acknowledge after recognition of a start condition and its slave address and once again after successful receipt of the command byte. If the command is followed by a data byte the X9429 will respond with a final acknowledge. Array Description The X9429 is comprised of a resistor array. The array contains 63 discrete resistive segments that are connected in series. The physical ends of the array are equivalent to the fixed terminals of a mechanical potentiometer (VH/RH and VL/RL inputs). At both ends of the array and between each resistor segment is a CMOS switch connected to the wiper (VW/RW) output. Within each individual array only one switch may be turned on at a time. These switches are controlled by the Wiper Counter Register (WCR). The six bits of the WCR are decoded to select, and enable, one of sixty-four switches. The WCR may be written directly, or it can be changed by transferring the contents of one of four associated Data Registers into the WCR. These Data Registers and the WCR can be read and written by the host system. Device Addressing Following a start condition the master must output the address of the slave it is accessing. The most significant four bits of the slave address are the device type identifier (refer to Figure 1). For the X9429 this is fixed as 0101[B]. Figure 1. Slave Address
Device Type Identifier
0
1
0
1
A3
A2
0
A0
Device Address
The next four bits of the slave address are the device address. The physical device address is defined by the state of the A0, A2, and A3 inputs. The X9429 compares the serial data stream with the address input state; a successful compare of all three address bits is required for the X9429 to respond with an acknowledge. The A0, A2, and A3 inputs can be actively driven by CMOS input signals or tied to VCC or VSS.
5
FN8248.2 October 19, 2005
X9429
Acknowledge Polling The disabling of the inputs, during the internal nonvolatile write operation, can be used to take advantage of the typical 5ms EEPROM write cycle time. Once the stop condition is issued to indicate the end of the nonvolatile write command the X9429 initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the device slave address. If the X9429 is still busy with the write operation no ACK will be returned. If the X9429 has completed the write operation an ACK will be returned, and the master can then proceed with the next operation. Instruction Structure The next byte sent to the X9429 contains the instruction and register pointer information. The four most significant bits are the instruction. The next four bits point to one of four associated registers. The format is shown below in Figure 2. Figure 2. Instruction Byte Format
Register Select
Flow 1. ACK Polling Sequence
Nonvolatile Write Command Completed Enter ACK Polling
Issue START
Issue Slave Address
Issue STOP
ACK Returned? YES
NO
Further Operation? YES Issue Instruction
NO
Issue STOP
I3
I2
I1
I0
R1
R0
0
0 Proceed Proceed
Instructions
The four high order bits define the instruction. The next two bits (R1 and R0) select one of the four registers that is to be acted upon when a register oriented instruction is issued. Bits 0 and 1 are defined to be 0. Four of the seven instructions end with the transmission of the instruction byte. The basic sequence is illustrated in Figure 3. These two-byte instructions exchange data between the Wiper Counter Register and one of the Data Registers. A transfer from a Data Register to a Wiper Counter Register is essentially a write to a static RAM. The response of the wiper to this action will be delayed tWRL. A transfer from the Wiper Counter Register (current wiper position), to a Data Register is a write to nonvolatile memory and takes a minimum of tWR to complete. Four instructions require a three-byte sequence to complete. These instructions transfer data between the host and the X9429; either between the host and one of the Data Registers or directly between the host and the Wiper Counter Register. These instructions are:
6
FN8248.2 October 19, 2005
X9429
Figure 3. Two-Byte Instruction Sequence
SCL
SDA S T A R T 0 1 0 1 A3 A2 0 A0 A C K I3 I2 I1 I0 R1 R0 0 0 A C K S T O P
Read Wiper Counter Register (read the current wiper position of the selected pot), write Wiper Counter Register (change current wiper position of the selected pot), read Data Register (read the contents of the selected nonvolatile register) and write Data Register (write a new value to the selected Data Register). The sequence of operations is shown in Figure 4. The Increment/Decrement command is different from the other commands. Once the command is issued and the X9429 has responded with an acknowledge, Table 1. Instruction Set Instruction
Read Wiper Counter Register Write Wiper Counter Register Read Data Register Write Data Register XFR Data Register to Wiper Counter Register XFR Wiper Counter Register to Data Register Increment/Decrement Wiper Counter Register
Note:
the master can clock the selected wiper up and/or down in one segment steps; thereby, providing a fine tuning capability to the host. For each SCL clock pulse (tHIGH) while SDA is HIGH, the selected wiper will move one resistor segment towards the VH/RH terminal. Similarly, for each SCL clock pulse while SDA is LOW, the selected wiper will move one resistor segment towards the VL/RL terminal. A detailed illustration of the sequence and timing for this operation are shown in Figures 5 and 6 respectively.
I3
1 1 1 1 1 1 0
I2
0 0 0 1 1 1 0
Instruction Set I1 I0 R1 R0
0 1 1 0 0 1 1 1 0 1 0 1 0 0 0 0 0 0
X1
0 0 0 0 0 0 0
X0
0 0 0 0 0 0 0
Operation
Read the contents of the Wiper Counter Register Write new value to the Wiper Counter Register Read the contents of the Data Register pointed to by R1 - R0 Write new value to the Data Register pointed to by R1 - R0 Transfer the contents of the Data Register pointed to by R1 - R0 to its Wiper Counter Register Transfer the contents of the Wiper Counter Register to the Data Register pointed to by R1 - R0 Enable Increment/decrement of the Wiper Counter Register
1/0 1/0 1/0 1/0 1/0 1/0 1/0 1/0 0 0
(1) 1/0 = data is one or zero
7
FN8248.2 October 19, 2005
X9429
Figure 4. Three-Byte Instruction Sequence
SCL SDA S T A R T 0 1 0 1 A3 A2 0 A0 A C K I3 I2 I1 I0 R1 R0 0 0 A C K 0 0 D5 D4 D3 D2 D1 D0 A C K S T O P
Figure 5. Increment/Decrement Instruction Sequence
SCL
SDA S T A R T 0 1 0 1 A3 A2 0 A0 A C K I3 I2 I1 I0 R1 R0 0 0 A C K I N C 1 I N C 2 I N C n D E C 1 D E C n S T O P
Figure 6. Increment/Decrement Timing Limits
INC/DEC CMD Issued SCL
tWRID
SDA
VW/RW
Voltage Out
8
FN8248.2 October 19, 2005
X9429
Figure 7. Acknowledge Response from Receiver
SCL from Master
1
8
9
Data Output from Transmitter
Data Output from Receiver START Acknowledge
Figure 8. Detailed Potentiometer Block Diagram
Serial Data Path From Interface Circuitry Register 0 8 Register 1 6
Serial Bus Input C o u n t e r D e c o d e
VH/RH
Parallel Bus Input Wiper Counter Register (WCR)
Register 2
Register 3
If WCR = 00[H] then VW/RW = VL/RL If WCR = 3F[H] then VW/RW = VH/RH
INC/DEC Logic UP/DN Modified SCL UP/DN CLK VL/RL
VW/RW
9
FN8248.2 October 19, 2005
X9429
DETAILED OPERATION The potentiometer has a Wiper Counter Register and four Data Registers. A detailed discussion of the register organization and array operation follows. Wiper Counter Register The X9429 contains a Wiper Counter Register. The Wiper Counter Register can be envisioned as a 6-bit parallel and serial load counter with its outputs decoded to select one of sixty-four switches along its resistor array. The contents of the WCR can be altered in four ways: it may be written directly by the host via the write Wiper Counter Register instruction (serial load); it may be written indirectly by transferring the contents of one of four associated Data Registers via the XFR Data Register instruction (parallel load); it can be modified one step at a time by the Increment/Decrement instruction. Finally, it is loaded with the contents of its Data Register zero (DR0) upon power-up. The WCR is a volatile register; that is, its contents are lost when the X9429 is powered-down. Although the register is automatically loaded with the value in DR0 upon power-up, it should be noted this may be different from the value present at power-down. Data Registers The potentiometer has four nonvolatile Data Registers. These can be read or written directly by the host and data can be transferred between any of the four Data Registers and the Wiper Counter Register. It should be noted all operations changing data in one of these registers is a nonvolatile operation and will take a maximum of 10ms. If the application does not require storage of multiple settings for the potentiometer, these registers can be used as regular memory locations that could possibly store system parameters or user preference data. Register Descriptions Data Registers, (6-Bit), Nonvolatile
D5 NV (MSB) D4 NV D3 NV D2 NV D1 NV D0 NV (LSB)
Four 6-bit Data Registers for each XDCP. - {D5~D0}: These bits are for general purpose not volatile data storage or for storage of up to four different wiper values. The contents of Data Register 0 are automatically moved to the Wiper Counter Register on power-up. Wiper Counter Register, (6-Bit), Volatile
WP5 V (MSB) WP4 V WP3 V WP2 V WP1 V WP0 V (LSB)
One 6-bit wiper counter register for each XDCP. - {D5~D0}: These bits specify the wiper position of the respective XDCP. The Wiper Counter Register is loaded on power-up by the value in Data Register 0. The contents of the WCR can be loaded from any of the other Data Register or directly. The contents of the WCR can be saved in a DR.
10
FN8248.2 October 19, 2005
X9429
Instruction Format
Notes: (1) (2) (3) (4) (5) "MACK"/"SACK": stands for the acknowledge sent by the master/slave. "A3 ~ A0": stands for the device addresses sent by the master. "X": indicates that it is a "0" for testing purpose but physically it is a "don't care" condition. "I": stands for the increment operation, SDA held high during active SCL phase (high). "D": stands for the decrement operation, SDA held low during active SCL phase (high).
Read Wiper Counter Register (WCR)
S device type device T identifier addresses A R0101AA0A 32 0 T instruction wiper position S S opcode (sent by slave on SDA) A A WWWWWW C C 10010000 00PPPPPP K K 543210 M A C K S T O P
Write Wiper Counter Register (WCR)
S device type device T identifier addresses A R0101AA0A 32 0 T instruction wiper position S S opcode (sent by master on SDA) A A WWWWWW C C 10100000K00PPPPPP K 543210 S A C K S T O P
Read Data Register (DR)
S device type device T identifier addresses A R0101AA0A 32 0 T instruction register S opcode addresses A C RR K10111000 wiper position/data S (sent by slave on SDA) A WWWWWW C 00PPPPPP K 543210 M A C K S T O P
Write Data Register (DR)
S device type device instruction register S T identifier addresses opcode addresses A A AA AC RR R0101 0 1100 00 32 0K 10 T wiper position/data S (sent by master on SDA) A WWWWWW C 00PPPPPP K 543210 S A C K S T HIGH-VOLTAGE O WRITE CYCLE P
XFR Data Register (DR) to Wiper Counter Register (WCR)
S device type device instruction register S T identifier addresses opcode addresses A A AA AC RR R0101 0 1101 00 32 0K 10 T S A C K S T O P
11
FN8248.2 October 19, 2005
X9429
XFR Wiper Counter Register (WCR) to Data Register (DR)
S device type device T identifier addresses A R0101AA0A 32 0 T instruction register S opcode addresses A C RR 1110 00 K 10 S A C K S T O P
HIGH-VOLTAGE WRITE CYCLE
Increment/Decrement Wiper Counter Register (WCR)
S device type device T identifier addresses A R0101AA0A 32 0 T instruction increment/decrement S S opcode (sent by master on SDA) A A C C I/ I/ I/ I/ K00100000KDD. . . .DD S T O P
SYMBOL TABLE
WAVEFORM INPUTS Must be steady May change from Low to High May change from High to Low Don't Care: Changes Allowed N/A OUTPUTS Will be steady
Guidelines for Calculating Typical Values of Bus Pull-Up Resistors
120 100 Resistance (K) 80 60 40 20 Min. Resistance 0 0 20 40 60 RMIN = VCC MAX =1.8k IOL MIN tR CBUS
Will change from Low to High Will change from High to Low Changing: State Not Known Center Line is High Impedance
RMAX =
Max. Resistance
80 100 120
Bus Capacitance (pF)
12
FN8248.2 October 19, 2005
X9429
ABSOLUTE MAXIMUM RATINGS Temperature under bias : ........................-65C to +135C Storage temperature: .............................-65C to +150C Voltage on SCL, SDA any address input with respect to VSS: ...................................-1V to +7V V = | (VH - VL) | .............................................................5V Lead temperature (soldering, 10 seconds)..............300C IW (10 seconds) ...................................................6mA COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
RECOMMENDED OPERATING CONDITIONS Temperature Commercial
Industrial
Min. 0C
-40C
Max. +70C
+85C
Device X9429
X9429-2.7
Supply Voltage (VCC) Limits 5V 10%
2.7V to 5.5V
ANALOG CHARACTERISTICS (Over recommended operating conditions unless otherwise stated.) Limits Symbol Parameter
End to End Resistance Tolerance Power rating IW RW VTERM Wiper current Wiper resistance Voltage on any VH/RH or VL/RL pin Noise Resolution (4) Absolute Relative Linearity (1) Linearity (2) 300 20 10/10/25 VSS -120 1.6 1 0.2 150 400
Min.
Typ.
Max.
20 50 3 250 1000 VCC
Unit
% mW mA V dBV % MI(3) MI(3) ppm/C ppm/C pF
Test Conditions
25C, each pot Wiper current = 1mA, VCC = 5V Wiper current = 1mA, VCC = 3V VSS = 0V Ref: 1kHz Vw(n)(actual) - Vw(n)(expected) Vw(n + 1) - [Vw(n) + MI]
Temperature Coefficient of RTOTAL Ratiometric Temperature Coefficient CH/CL/CW Potentiometer Capacitances
See Circuit #3, Spice Macromodel
13
FN8248.2 October 19, 2005
X9429
D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions unless otherwise specified.) Limits Symbol
ICC1 ICC2 ISB ILI ILO VIH VIL VOL
Parameter
VCC supply current (nonvolatile write) VCC supply current (move wiper, write, read) VCC current (standby) Input leakage current Output leakage current Input HIGH voltage Input LOW voltage Output LOW voltage
Min.
Typ.
Max.
1 100 5 10 10
Unit
mA A A A A V V V
Test Conditions
fSCL = 400kHz, SDA = Open, Other Inputs = VSS fSCL = 400kHz, SDA = Open, Other Inputs = VSS SCL = SDA = VCC, Addr. = VSS VIN = VSS to VCC VOUT = VSS to VCC
VCC x 0.7 -0.5
VCC x 0.5 VCC x 0.1 0.4
IOL = 3mA
Notes: (1) Absolute linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer. (2) Relative linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size. (3) MI = RTOT/63 or (RH - RL)/63, single pot (4) Typical = individual array resolutions.
ENDURANCE AND DATA RETENTION Parameter
Minimum endurance Data retention
Min.
100,000 100
Unit
Data changes per bit per register Years
CAPACITANCE Symbol
CI/O(5) CIN(5)
Test
Input/output capacitance (SDA) Input capacitance (A0, A2,and A3 and SCL)
Max.
8 6
Unit
pF pF
Test Conditions
VI/O = 0V VIN = 0V
POWER-UP TIMING Symbol
tRVCC
(6)
Parameter
VCC Power-up ramp rate
Min.
0.2
Typ.
Max.
50
Unit
V/msec
POWER-UP AND POWER-DOWN REQUIREMENTS There are no restrictions on the power-up or power-down conditions of VCC and the voltage applied to the potentiometer pins provided that VCC is always more positive than or equal to VH, VL, and VW, i.e., VCC VH, VL, VW. The VCC ramp rate spec is alway in effect.
Notes: (5) This parameter is periodically sampled and not 100% tested (6) Sample tested only.
14
FN8248.2 October 19, 2005
X9429
A.C. TEST CONDITIONS Input pulse levels
Input rise and fall times Input and output timing level VCC x 0.1 to VCC x 0.9 10ns VCC x 0.5
RTOTAL RH CH CW 25pF RW CL 10pF RL
Circuit #3 SPICE Macro Model
EQUIVALENT A.C. LOAD CIRCUIT
10pF 5V 1533 SDA Output 100pF 100pF 2.7V
AC TIMING (Over recommended operating conditions) Symbol
fSCL tCYC tHIGH tLOW tSU:STA tHD:STA tSU:STO tSU:DAT tHD:DAT tR tF tAA tDH TI tBUF tSU:WPA tHD:WPA Clock frequency Clock cycle time Clock high time Clock low time Start setup time Start hold time Stop setup time SDA data input setup time SDA data input hold time SCL and SDA rise time SCL and SDA fall time SCL low to SDA data output valid time SDA data output hold time Noise suppression time constant at SCL and SDA inputs Bus free time (prior to any transmission) WP, A0, A2, A3 setup time WP, A0, A2, A3 hold time 50 50 1300 0 0
Parameter
Min.
100 2500 600 1300 600 600 600 100 30
Max.
400
Unit
kHz ns ns ns ns ns ns ns ns
300 300 900
ns ns ns ns ns ns ns ns
15
FN8248.2 October 19, 2005
X9429
HIGH-VOLTAGE WRITE CYCLE TIMING Symbol
tWR
Parameter
High-voltage write cycle time (store instructions)
Typ.
5
Max.
10
Unit
ms
XDCP TIMING Symbol
tWRPO tWRL tWRID
Note:
Parameter
Wiper response time after the third (last) power supply is stable Wiper response time after instruction issued (all load instructions) Wiper response time from an active SCL/SCK edge (increment/decrement instruction)
Min.
Max.
10 10 10
Unit
s s s
(8) A device must internally provide a hold time of at least 300ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL.
TIMING DIAGRAMS START and STOP Timing
(START) tR SCL tSU:STA tHD:STA tR SDA tF tSU:STO tF (STOP)
Input Timing
tCYC SCL tLOW SDA tSU:DAT tHD:DAT tBUF tHIGH
Output Timing
SCL
SDA tAA tDH
16
FN8248.2 October 19, 2005
X9429
XDCP Timing (for All Load Instructions)
(STOP) SCL
SDA
LSB tWRL
VW/RW
XDCP Timing (for Increment/Decrement Instruction)
SCL
SDA
Wiper Register Address
Inc/Dec tWRID
Inc/Dec
VW/RW
Write Protect and Device Address Pins Timing
(START) SCL (STOP)
...
(Any Instruction)
...
SDA tSU:WPA WP A0, A2 A3
...
tHD:WPA
17
FN8248.2 October 19, 2005
X9429
APPLICATIONS INFORMATION Basic Configurations of Electronic Potentiometers
VR +VR
VW/RW
I Three terminal Potentiometer; Variable voltage divider
Two terminal Variable Resistor; Variable current
Application Circuits
Noninverting Amplifier VS + - VO VIN 317 R1 R2 R1 VO (REG) Voltage Regulator
Iadj R2
VO = (1+R2/R1)VS
VO (REG) = 1.25V (1+R2/R1)+Iadj R2
Offset Voltage Adjustment R1 VS 100k - + TL072 10k 10k +5V 10k VO R2
Comparator with Hysteresis
VS
- + VO
VUL = {R1/(R1+R2)} VO(max) VLL = {R1/(R1+R2)} VO(min)
}
R1
}
R2
18
FN8248.2 October 19, 2005
X9429
Application Circuits (continued)
Attenuator C VS R1 - VS R3 R4 All RS = 10k + VO R2 R
Filter
+ - VO
R2 R1
V O = G VS -1/2 G +1/2
GO = 1 + R2/R1 fc = 1/(2RC)
Inverting Amplifier R1 R2
Equivalent L-R Circuit
}
VS
}
- + VO
C1 VS
R2 + -
V O = G VS G = - R2/R1
ZIN
R1 R3
ZIN = R2 + s R2 (R1 + R3) C1 = R2 + s Leq (R1 + R3) >> R2
Function Generator C
- +
R2
R1 - +
} RA } RB
frequency R1, R2, C amplitude RA, RB
19
FN8248.2 October 19, 2005
X9429
PACKAGING INFORMATION 14-Lead Plastic, TSSOP, Package Type V
.025 (.65) BSC
.169 (4.3) .252 (6.4) BSC .177 (4.5)
.193 (4.9) .200 (5.1)
.047 (1.20) .0075 (.19) .0118 (.30) .002 (.05) .006 (.15)
.010 (.25) Gage Plane 0 - 8 .019 (.50) .029 (.75) Detail A (20X) Seating Plane
.031 (.80) .041 (1.05) See Detail "A"
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
20
FN8248.2 October 19, 2005
X9429
PACKAGING INFORMATION 16-Lead Plastic SOIC (300 Mil Body) Package Type S
0.290 (7.37) 0.299 (7.60)
0.393 (10.00) 0.420 (10.65)
PIN 1 INDEX PIN 1
0.014 (0.35) 0.020 (0.51) 0.403 (10.2 ) 0.413 ( 10.5) (4X) 7
0.092 (2.35) 0.105 (2.65) 0.003 (0.10) 0.012 (0.30)
0.050 (1.27)
0.010 (0.25) 0.020 (0.50) X 45
0.050" Typical
0 - 8 0.0075 (0.19) 0.010 (0.25) 0.015 (0.40) 0.050 (1.27) 0.420" 0.050" Typical
FOOTPRINT
0.030" Typical 16 Places
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com 21
FN8248.2 October 19, 2005


▲Up To Search▲   

 
Price & Availability of X9429WS16IZ-27

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X